DocumentCode :
2867892
Title :
Synthesis of system-on-a-chip for testability
Author :
Ravi, Srivaths ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
fYear :
2001
fDate :
2001
Firstpage :
149
Lastpage :
156
Abstract :
System synthesis takes an abstract system-level description as its input and produces a system-on-a-chip (SOC) as its output. Emphasis during synthesis is usually on optimizing one or more objectives such as price, area, performance and power. Testability enhancement of the SOC solution so obtained follows as a postprocessing step to enable the application of precomputed test sequences to each embedded core and observe its responses. Unfortunately, cascading test synthesis to an SOC synthesis framework does not usually preserve the optimality of the solution obtained. The work presented here describes the first method that incorporates finite-state automata (FSA) based symbolic testability analysis within the framework of system synthesis to address the above shortcoming. Unlike many existing SOC test approaches, FSA based testability analysis facilitates low test overheads and test application times without sacrificing the test coverage of the embedded cores. Our experimental work with an existing multi-objective optimization algorithm and a system-level test framework for a number of examples indicate that efficient SOC architectures, which trade off different architectural features such as integrated circuit price, power consumption, area and/or testability costs under real-time constraints, can be easily generated
Keywords :
application specific integrated circuits; circuit optimisation; design for testability; embedded systems; finite state machines; integrated circuit economics; integrated circuit testing; logic testing; SOC solution; SOC synthesis framework; abstract system-level description; architectural features; area costs; embedded core; finite-state automata based symbolic testability analysis; integrated circuit price; low test overheads; multi-objective optimization algorithm; power consumption; precomputed test sequences; real-time constraints; synthesis for testability; system-level test framework; system-on-a-chip; test application time; test coverage; testability costs; testability enhancement; Automata; Automatic testing; Circuit testing; Constraint optimization; Cost function; Energy consumption; Integrated circuit testing; Real time systems; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2001. Fourteenth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-0831-6
Type :
conf
DOI :
10.1109/ICVD.2001.902654
Filename :
902654
Link To Document :
بازگشت