Title :
A high-performance single-phase Phase-Locked-Loop with fast line-voltage amplitude tracking
Author :
Dong, Dong ; Boroyevich, Dushan ; Mattavelli, Paolo ; Cvetkovic, Igor
Author_Institution :
Bradley Dept. of Electr. & Comput. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
Abstract :
This paper presents a single-phase Phase-Locked-Loop (PLL) system to reject the impact of input voltage amplitude variation. The proposed PLL is based on the unbalanced DQ transformation which doesn´t require the generation of orthogonal. Aside from the input phaseangle tracking feedback loop, another peak-voltage detection loop is enclosed to fast track the input signal amplitude, thereby reducing the output second-order harmonic frequency ripple by as much as 80% in most cases. The proposed PLL also allows for the rejection of the dc offset of the input signal, which is thus deemed advantageous due to the ease of implementation, ideal zero steady-state error output, and the offset rejection. Analytical simulation and experimental results are presented for verification purposes.
Keywords :
circuit feedback; phase locked loops; detection loop; feedback loop; line-voltage amplitude tracking; second-order harmonic frequency ripple; single-phase phase-locked-loop; steady-state error output; unbalanced DQ transformation; voltage amplitude variation; Bandwidth; Feedback loop; Mathematical model; Phase locked loops; Simulation; Steady-state; Phase-Locked-Loop; Single-phase;
Conference_Titel :
Applied Power Electronics Conference and Exposition (APEC), 2011 Twenty-Sixth Annual IEEE
Conference_Location :
Fort Worth, TX
Print_ISBN :
978-1-4244-8084-5
DOI :
10.1109/APEC.2011.5744812