DocumentCode :
2868520
Title :
A 2.8Gb/s All-Digital CDR with a 10b Monotonic DCO
Author :
Oh, Do-Hwan ; Kim, Deok-Soo ; Kim, Suhwan ; Jeong, Deog-Kyoon ; Kim, Wonchan
Author_Institution :
Seoul Nat. Univ.
fYear :
2007
fDate :
11-15 Feb. 2007
Firstpage :
222
Lastpage :
598
Abstract :
A 2.8Gb/s all-digital CDR uses a 10b glitch-free DCO which provides a 0.2 to 0.3% frequency tuning step to reduce the quantization effect. The CDR achieves 7.2psrms jitter at 2.5Gb/s and it operates from a 0.9 to 1.2V supply. The circuit occupies 300 times 430mum2 in a 0.13mum CMOS process and dissipates 13.2mW from a 1.2V supply when operating at 2.5Gb/s.
Keywords :
clocks; digital circuits; synchronisation; 0.13 micron; 0.9 to 1.2 V; 13.2 mW; all-digital CDR; frequency tuning step; monotonic DCO; Bandwidth; Circuit optimization; Clocks; Frequency; IIR filters; Jitter; Logic; Routing; Switches; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ISSCC 2007. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
1-4244-0853-9
Electronic_ISBN :
0193-6530
Type :
conf
DOI :
10.1109/ISSCC.2007.373374
Filename :
4242345
Link To Document :
بازگشت