DocumentCode :
2868674
Title :
Effect of fringing capacitances in sub 100 nm MOSFETs with high-K gate dielectrics
Author :
Mohapatra, Nihar R. ; Dutta, A. ; Desai, M.P. ; Rao, V. Ramgopal
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Bombay, India
fYear :
2001
fDate :
2001
Firstpage :
479
Lastpage :
482
Abstract :
In this paper we look at the quantitative picture of fringing field effects by use of high-k dielectrics on the 70 nm node CMOS technologies. By using Monte-Carlo based techniques, we extract the degradation in gate-to-channel capacitance and the internal and external fringing capacitance components for varying values of K. The results clearly show the decrease in external fringing capacitance, increase in internal fringing capacitance and a slight decrease in overall capacitance, when the conventional SiO2 is replaced by high-K dielectric. From the circuit point of view the lower total capacitance will increase the speed of the device, while the internal fringing capacitance will degrade the short-channel performance contributing to higher DIBL and drain leakage
Keywords :
CMOS integrated circuits; MOSFET; Monte Carlo methods; capacitance; dielectric thin films; integrated circuit modelling; leakage currents; 70 nm; CMOS technologies; DIBL; Monte-Carlo based techniques; drain leakage; fringing capacitances; gate-to-channel capacitance; high-K gate dielectrics; short-channel performance; total capacitance; Analytical models; CMOS technology; Capacitance; Degradation; Electrodes; High K dielectric materials; High-K gate dielectrics; MOSFET circuits; Medical simulation; Permittivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2001. Fourteenth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-0831-6
Type :
conf
DOI :
10.1109/ICVD.2001.902704
Filename :
902704
Link To Document :
بازگشت