DocumentCode :
2868758
Title :
A 65fJ/Conversion-Step 0-to-50MS/s 0-to-0.7mW 9b Charge-Sharing SAR ADC in 90nm Digital CMOS
Author :
Craninckx, Jan ; Van der Plas, Geert
Author_Institution :
IMEC, Leuven
fYear :
2007
fDate :
11-15 Feb. 2007
Firstpage :
246
Lastpage :
600
Abstract :
A fully dynamic SAR ADC is proposed that uses passive charge-sharing and an asynchronous controller to achieve low power consumption. No active circuits are needed for high-speed operation and all static power is removed, offering power consumption proportional to sampling frequency from 50MS/s down to 0. The prototype implementation in 90nm digital CMOS achieves 7.8 ENOB, 49dB SNDR at 20MS/s consuming 290 muW. This results in a FOM of 65fJ/conversion-step.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; low-power electronics; 0 to 0.7 mW; 290 muW; 9 bit; 90 nm; asynchronous controller; charge-sharing SAR ADC; digital CMOS; fully dynamic SAR ADC; low power consumption; passive charge-sharing; CMOS technology; Clocks; Energy consumption; Feedback; MOS capacitors; Sampling methods; Signal processing; Signal sampling; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ISSCC 2007. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
1-4244-0853-9
Electronic_ISBN :
0193-6530
Type :
conf
DOI :
10.1109/ISSCC.2007.373386
Filename :
4242357
Link To Document :
بازگشت