DocumentCode :
2870040
Title :
Fine-Grain Redundant Logic Using Defect-Prediction Flip-Flops
Author :
Nakura, Toru ; Nose, Koichi ; Mizuno, Masayuki
Author_Institution :
NEC, Kanagawa
fYear :
2007
fDate :
11-15 Feb. 2007
Firstpage :
402
Lastpage :
611
Abstract :
Chip production yield of 70% can be increased to 91 % by using fine-grain redundant logic in which only the defective portion of the main circuit is switched to a redundant subcircuit block. In addition, defect-prediction flip-flops prevent over 80% of in-field failures caused by latent defects, while maintaining correct operation. All flip-flops are connected via a scan chain, which can be employed to reproduce states used in avoiding defects, and to trace defect points.
Keywords :
failure analysis; fault diagnosis; flip-flops; logic testing; defect-prediction flip-flops; fine-grain redundant logic; in-field failures; latent defects; Delay effects; Digital circuits; Error correction; Flip-flops; Logic circuits; Logic design; Oscilloscopes; Redundancy; Sampling methods; Technological innovation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ISSCC 2007. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
1-4244-0853-9
Electronic_ISBN :
0193-6530
Type :
conf
DOI :
10.1109/ISSCC.2007.373464
Filename :
4242435
Link To Document :
بازگشت