DocumentCode :
2871976
Title :
A simulation environment for Network-on-Chip based on SystemC
Author :
Zhang, Wang ; Hou, Ligang ; Chang, Da ; Peng, Zhenyu ; Wu, Wuchen
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
Volume :
9
fYear :
2010
fDate :
22-24 Oct. 2010
Abstract :
Network-on-Chip (NoC) has emerged as a new design paradigm to the design of on-chip interconnection structures for system designers. However, such networks present designers with a large array of design parameters and decisions, many of which are critical to the efficient operation of NoC systems. To aid the design process of complex systems-on-chip, this paper presents a NoC simulation environment for the NoC interconnects routing and application modeling, which has been developed and implemented using SystemC, a transaction-level modeling language. The simulation environment provides substantial support to experiment with NoC design in terms of routing algorithms and applications on different topologies. It is a flexible configurable environment which permits the implementation of a wide range of NoC systems. An example of network on chip is constructed and simulated using the proposed simulation environment and the results verify its modeling capabilities.
Keywords :
digital simulation; network routing; network-on-chip; simulation languages; NoC simulation; design parameter; network-on-chip; on chip interconnection; routing algorithm; systemC; systems-on-chip; transaction level modeling language; Hardware; Measurement; Network-on-Chip Modeling; Network-on-Chip Simulation; SystemC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Application and System Modeling (ICCASM), 2010 International Conference on
Conference_Location :
Taiyuan
Print_ISBN :
978-1-4244-7235-2
Electronic_ISBN :
978-1-4244-7237-6
Type :
conf
DOI :
10.1109/ICCASM.2010.5623080
Filename :
5623080
Link To Document :
بازگشت