DocumentCode :
2872004
Title :
An FET chip-level cell combiner
Author :
Schellenberg, James ; Yamasaki, Hirofumi
Author_Institution :
Hughes Aircraft Company, Torrance, CA, USA
Volume :
XXIV
fYear :
1981
fDate :
18-20 Feb. 1981
Firstpage :
76
Lastpage :
77
Abstract :
Further improvements in power GaAs FETs at Ku-band and higher frequencies must be accompanied by improved circuit techniques. Conventional cell combining and matching techniques are simply inadequate when applied to the problem of multiple cell combining at Ku-band frequencies. Due to the low impedance level, cell phasing and interaction problems, the number of cells which can be combined successfully decreases rapidly with increasing frequency. An approach is required that applies circuit-level power combining concepts (integral isolation) to the problem of cell combining to yield high combining efficiency. This paper will describe a chip-level cell combining technique, with integral isolation characteristics, which attempts to solve these problems.
Keywords :
Computer simulation; Distributed parameter circuits; FETs; Frequency; Impedance; Phased arrays; Planar transmission lines; Power transmission lines; Resistors; Transmission line theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference. Digest of Technical Papers. 1981 IEEE International
Conference_Location :
New York, NY, USA
Type :
conf
DOI :
10.1109/ISSCC.1981.1156209
Filename :
1156209
Link To Document :
بازگشت