DocumentCode :
2872363
Title :
Low-latency Multi-Level Mesh Topology for NoCs
Author :
Saneei, Mohsen ; Afzali-Kusha, Ali ; Navabi, Zainalabedin
Author_Institution :
Nanoelectron. Center of Excellence, Tehran Univ., Tehran
fYear :
2006
fDate :
16-19 Dec. 2006
Firstpage :
36
Lastpage :
39
Abstract :
In this paper, we introduce a new topology for network on chips which is named multi-level mesh topology. The multi-level mesh topology is basically similar to the 2D-mesh with this difference that we have several meshes that have some common routers. This architecture reduces the latency and the dynamic power consumption in NoCs and can improve the communication throughput in high traffic applications. This architecture reduces the latency of 3 x 3, 5 x 5, and 7 x 7 2-level mesh architectures about 12.5%, 21.4%, and 18.5% related to mesh architecture, respectively. The results are expected to improve further if a better adaptive routing algorithm is utilized.
Keywords :
integrated circuit interconnections; network routing; network topology; network-on-chip; power consumption; adaptive routing algorithm; dynamic power consumption; mesh architecture; multilevel mesh topology; network on chips; Computer interfaces; Computer networks; Delay; Energy consumption; Nanoelectronics; Network topology; Network-on-a-chip; Scalability; Throughput; Wires; Multi-Level Mesh; Network-on-Chip; latency; routers; topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
Type :
conf
DOI :
10.1109/ICM.2006.373261
Filename :
4243642
Link To Document :
بازگشت