DocumentCode :
2872649
Title :
Interconnect-Efficient LDPC Code Design
Author :
El-Maleh, Aiman ; Arkasosy, Basil ; Adrian, A.-A.M.
Author_Institution :
King Fahd Univ. of Pet. & Miner., Dhahran
fYear :
2006
fDate :
16-19 Dec. 2006
Firstpage :
127
Lastpage :
130
Abstract :
In this paper, we present a new, hardware-oriented technique for designing Low Density Parity Check (LDPC) codes. The technique targets to achieve an interconnect- efficient architecture that reduces the area and delay of the decoder implementation while maintaining good error correction performance. With a fully parallel implementation of the LDPC decoder, the proposed design assumes a constraint on the interconnect wire length which has a direct impact on the maximum signal delay and power dissipation. Furthermore, this design approach is shown to lower interconnect routing congestion, and hence reduce the chip area and maximize chip utilization.
Keywords :
decoding; error correction codes; integrated circuit interconnections; parity check codes; LDPC code design; decoder; error correction; hardware-oriented technique; interconnect wire length; low density parity check codes; Codecs; Delay; Error correction codes; Forward error correction; Iterative decoding; Maximum likelihood decoding; Parity check codes; Power dissipation; Routing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
Type :
conf
DOI :
10.1109/ICM.2006.373283
Filename :
4243665
Link To Document :
بازگشت