Title :
Coding for Minimizing Energy in VLSI Interconnects
Author :
Sainarayanan, K.S. ; Ravindra, J.V.R. ; Nath, K.T. ; Srinivas, M.B.
Author_Institution :
Center for VLSI & Embedded Syst. Technol. (CVEST), Int. Inst. of Inf. Technol. (HIT), Hyderabad
Abstract :
In CMOS VLSI circuits, the dynamic power dissipation contributes a significant fraction in the overall power dissipation. Hence, the main target of VLSI designers is to minimize the switching activity on the on-chip bus lines. In this paper, the authors propose a novel bus encoding technique which minimizes both self and coupling transition activity to curtail the global power dissipation. The performance of the proposed coding scheme has been tested on various SPEC´95 benchmarks and found that with respect to unencoded data, an average reduction of 28% and 26% with respect to self and coupling energies in the total power dissipation is achieved. The hardware, used for encoding and decoding purposes, has been designed using Magmacopytools.
Keywords :
CMOS integrated circuits; VLSI; encoding; integrated circuit interconnections; CMOS circuits; Magmacopytools; SPEC´95 benchmarks; VLSI interconnects; bus encoding technique; coding scheme; dynamic power dissipation; energy minimization; on-chip bus lines; switching activity; Automatic testing; Capacitance; Circuit testing; Encoding; Hardware; Integrated circuit interconnections; Power dissipation; Power system interconnection; Very large scale integration; Wires; Crosstalk; Interconnect; Low power; VLSI;
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
DOI :
10.1109/ICM.2006.373293