Title :
Low Power Area Efficient High Data Rate 16-bit ABS Crypto Processor
Author :
Jamal, Habibullah ; Farhan, Sheikh M. ; Khan, Shoab A.
Author_Institution :
Dept. of Electr. Eng., Univ. of Eng. & Technol. Taxila, Taxila
Abstract :
This paper presents a 16-bit AES architecture for low power and high bit rate applications. The novelty is in breaking the original 32-bit boundary based AES algorithm into a scalable architecture to work with 8-bit and 16-bit data set. 8-bit architecture is already developed. This new work offers a choice to the designer to use 8-bit or 16-bit algorithm for area and power efficient FPGA implementation. The novelty of the new development is still around the mix-column design. The complex matrix multiplication component and standard transformations of the 32-bit AES algorithm are transformed now to support 16-bit operations as well, simultaneously qualifying for applications requiring high data rates. The design has been further embellished by a memory based microprogrammed controller, which simplifies the control process of the algorithm and makes the FPGA platform viable for effective hardware utilization. The proposed architecture technique reuses same hardware resources for both key expansion and encryption.
Keywords :
cryptography; field programmable gate arrays; low-power electronics; AES crypto processor; FPGA; complex matrix multiplication component; high bit rate; low power; microprogrammed controller; Algorithm design and analysis; Bit rate; Cryptography; Data engineering; Field programmable gate arrays; Hardware; Power engineering and energy; Process control; Security; Strontium; AES; Area Efficient; Encryption; Low Power; Rijndael; Security;
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
DOI :
10.1109/ICM.2006.373298