DocumentCode :
2873016
Title :
High Level Power Estimation Models for FPGAs
Author :
Lakshminarayana, Avinash ; Ahuja, Sumit ; Shukla, Sandeep
Author_Institution :
Dept. of Electr. & Comput. Eng., Virginia Tech, Blacksburg, VA, USA
fYear :
2011
fDate :
4-6 July 2011
Firstpage :
7
Lastpage :
12
Abstract :
This paper presents a high level power estimation methodology for the FPGA-based designs. The high level estimation techniques are usually targeted towards ASIC designs. We evaluate the applicability of these techniques for FPGAs. The current techniques give a separate power estimation model for each IP. Instead, our method aims to develop a common power model for multiple IPs. This is made possible by the structured nature of FPGA fabrics having fixed resources - LUTs, multipliers, BRAMs, etc. We developed a statistical learning based approach that includes the effect of design specific information as well as FPGA resource utilization information. The work demonstrates the effect of varying the activity-factor of the design and the FPGA resources consumption on dynamic power, using a set of 13 IPs as benchmarks. We also study the effect of statistical clustering technique on the model accuracy. The average percentage error in the model stayed around 4%for activity-factor variation and around 6% for resource-utilization variation.
Keywords :
application specific integrated circuits; field programmable gate arrays; ASIC designs; BRAM; FPGA-based designs; IP; LUT; high level power estimation methodology; high level power estimation models; statistical clustering technique; statistical learning based approach; Accuracy; Data models; Estimation; Field programmable gate arrays; IP networks; Mathematical model; Resource management; Dynamic power estimation; FPGA power models; Linear Regression; Power modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
ISSN :
2159-3469
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2011.79
Filename :
5992471
Link To Document :
بازگشت