DocumentCode :
2873129
Title :
A DRAM Centric NoC Architecture and Topology Design Approach
Author :
Seiculescu, Ciprian ; Murali, Srinivasan ; Benini, Luca ; De Micheli, Giovanni
Author_Institution :
LSI, EPFL, Lausanne, Switzerland
fYear :
2011
fDate :
4-6 July 2011
Firstpage :
54
Lastpage :
59
Abstract :
Most communication traffic in today´s System on Chips (SoC) is DRAM centric. The NoC should be designed to efficiently handle the many-to-one communication pattern, funneling to and from the DRAM controller. In this paper, we motivate the use of a separate network for the DRAM traffic and justify the power overhead and performance improvement obtained, when compared to traditional solutions. We also show how the topology of this DRAM network can be designed and optimized to account for the funnel-shaped pattern. Our experiments on a realistic SoC multimedia benchmark shows a large reduction in power consumption and improvement in performance when compared to existing solutions.
Keywords :
DRAM chips; network topology; network-on-chip; system-on-chip; DRAM centric NoC architecture; DRAM controller; DRAM traffic; SoC multimedia benchmark; funnel-shaped pattern; power consumption; system on chips; topology design approach; Bandwidth; Benchmark testing; Network topology; Nickel; Random access memory; System-on-a-chip; Topology; DRAM; Network-on-Chip (NoC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
ISSN :
2159-3469
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2011.60
Filename :
5992479
Link To Document :
بازگشت