Title :
A High-Speed High-Resolution Latch Comparator for Pipeline Analog-to-Digital Converters
Author :
Wang, Riyan ; Li, Kaihang ; Zhang, Jianqin ; Nie, Bin
Author_Institution :
Dept. of Phys., Xiamen Univ., Xiamen
Abstract :
A high-speed and high-resolution comparator intended to be implemented in a 12 bit 100 MHz pipeline analog-to-digital converter (ADC) for frequency wireless local area network application is proposed. The designed comparator presents a rail-to-rail input range preamplifier without any capacitance required. This comparator with a novel architecture of output stage achieves very high speed at a low kickback noise. The simulation results using a 0.35 mum TSMC CMOS process technology show that this comparator exhibits a propagation delay of 2.8 ns and has a very high resolution for a rail-to-rail input signal range, while consumes only 1.0 mW of power with 5.0 V voltage supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); wireless LAN; TSMC CMOS process technology; frequency wireless local area network application; high-speed high-resolution latch comparator; kickback noise; pipeline analog-to-digital converters; propagation delay; rail-to-rail input range preamplifier; Analog-digital conversion; CMOS process; CMOS technology; Capacitance; Frequency conversion; Pipelines; Preamplifiers; Propagation delay; Rail to rail inputs; Wireless LAN;
Conference_Titel :
Anti-counterfeiting, Security, Identification, 2007 IEEE International Workshop on
Conference_Location :
Xiamen, Fujian
Print_ISBN :
1-4244-1035-5
Electronic_ISBN :
1-4244-1035-5
DOI :
10.1109/IWASID.2007.373688