Title :
Improved Memory Architecture for Multicarrier Faster-than-Nyquist Iterative Decoder
Author :
Dasalukunte, Deepak ; Rusek, Fredrik ; Owall, Viktor
Author_Institution :
Dept. of EIT, Lund Univ., Lund, Sweden
Abstract :
Architectural improvements for a multicarrier faster-than-Nyquist (FTN) decoder are presented in this work. A previously designed FTN decoder has been optimized during implementation, especially with respect to memory considerations to reduce area and power. The memory optimized architecture achieves 28.7% savings in overall chip area and provides 43.8% savings in the estimated power compared to the pre-optimized design. The BER performance tradeoff from one of the memory optimization shows that the degradation is acceptable and can actually provide better performance for certain scenarios. The other memory optimization considers the minimal buffering required within the interference canceller, resulting in memory reduction close to 50% of what was previously reported. The performance from the actual RTL implementation of the FTN decoder is also presented in comparison with the floating and fixed point benchmark performances.
Keywords :
interference suppression; iterative decoding; optimisation; BER performance tradeoff; fixed-point benchmark performance; floating benchmark performance; improved memory architecture; interference canceller; memory optimization; multicarrier FTN decoder; multicarrier faster-than-Nyquist iterative decoder; Bit error rate; Decoding; Interference; Memory management; Noise; Optimization; Random access memory; faster-than-Nyquist; hardware implementation; iterative decoding; memory architecture;
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
DOI :
10.1109/ISVLSI.2011.7