DocumentCode :
2873922
Title :
Implementation of near Shannon limit error-correcting codes using reconfigurable hardware
Author :
Levine, Benjamin ; Taylor, R. Reed ; Schmit, Herman
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
217
Lastpage :
226
Abstract :
Error correcting codes (ECCs) are widely used in digital communications. New types of ECCs have been proposed which permit error-free data transmission over noisy channels at rates which approach the Shannon capacity. For wireless communication, these new codes allow more data to be carried in the same spectrum, lower transmission power, and higher data security and compression. One new type of ECC, referred to as Turbo Codes, has received a lot of attention, but is computationally expensive to decode and difficult to realize in hardware. Low density parity check codes (LDPCs), another ECC, also provide near Shannon limit error correction ability. However, LDPCs use a decoding scheme which is much more amenable to hardware implementation. This paper first presents an overview of these coding schemes, then discusses the issues involved in building an LDPC decoder using reconfigurable hardware. It presents a hypothetical LDPC implementation using a commercial FPGA, which will give an idea of future research issues and performance gains
Keywords :
data compression; decoding; error correction codes; field programmable gate arrays; reconfigurable architectures; turbo codes; FPGA; Shannon capacity; Turbo Codes; data compression; data security; decoding; digital communications; error-free data transmission; low density parity check codes; near Shannon limit error correcting codes; noisy channels; performance gains; reconfigurable hardware; wireless communication; Data communication; Data security; Decoding; Digital communication; Error correction codes; Field programmable gate arrays; Hardware; Parity check codes; Turbo codes; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2000 IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-7695-0871-5
Type :
conf
DOI :
10.1109/FPGA.2000.903409
Filename :
903409
Link To Document :
بازگشت