DocumentCode :
2873947
Title :
Verification of Register Transfer Level Low Power Transformations
Author :
Karfa, C. ; Mandal, C. ; Sarkar, D.
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2011
fDate :
4-6 July 2011
Firstpage :
313
Lastpage :
314
Abstract :
An automated framework for verification of low power transformations in register transfer level (RTL) designs is presented in this paper. Our verification method consists in two steps. In the first step, the data path interconnection and the controller finite state machine of both the input RTL and the transformed RTL are analyzed by a rewriting based method to obtain the finite state machine with data paths (FSMDs). In the second step, an FSMD based equivalence checking method is deployed to establish equivalence between the RTLs. Our method isis strong enough to handle most of the RTL low power transformations.
Keywords :
finite state machines; logic design; low-power electronics; FSMD; RTL design; datapath interconnection; finite state machine with data paths; register transfer level low power transformation verification; Clocks; Delay; Design automation; Logic gates; Multiplexing; Registers; Very large scale integration; Low power transformations; Register transfer level; Verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
ISSN :
2159-3469
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2011.73
Filename :
5992525
Link To Document :
بازگشت