• DocumentCode
    2874302
  • Title

    Synthesis of Analog IC Building Blocks

  • Author

    Agarwal, Alpana ; Shekhar, Chandra

  • Author_Institution
    ECED, Thapar Univ., Patiala, India
  • fYear
    2011
  • fDate
    4-6 July 2011
  • Firstpage
    361
  • Lastpage
    362
  • Abstract
    A new methodology based on the concept of performance based figure of merit, has been proposed for synthesizing optimal performance differential input-stage amplifiers and second stage amplifier under the constraints of area. This concept has been validated with examples both at low and medium frequencies. The proposed figures of merit proposed for different structures and in different frequency domains peak at certain values of relative area allocation to the input transistors in the range of 62% to 92% of the available area. The peak achievable value of the figure of merit is a function of both area and power. It is observed that the performance parameters, i.e. differential dc voltage gain, unity-gain bandwidth and input-referred noise achieved at peak figure of merit are very close to their best individually achievable values. Using this concept, a CAD tool has been developed in C/C++, for the synthesis of differential amplifiers and tested for 2400 design-syntheses with varying dc power, differential dc voltage gain, unity-gain bandwidth and input-referred noise. The synthesized circuits are mainly governed by power and noise. At a constant power, area required increases exponentially with the requirement of reduced input-referred noise. Area requirement can also be reduced at the cost of increased power consumption for the same input-referred noise. Hence, a clear Area - Power tradeoff is seen in the synthesized designs.
  • Keywords
    analogue integrated circuits; circuit noise; differential amplifiers; network synthesis; C/C++; CAD tool; analog IC synthesis; differential DC voltage gain; differential input-stage amplifiers; figure of merit; input-referred noise; power consumption; relative area allocation; second stage amplifier; transistors; unity-gain bandwidth; Bandwidth; Design automation; Differential amplifiers; Integrated circuits; Noise; Resource management; Transistors; Analog Circuit Synthesis; Input-Stage Differential Amplifier; Low Noise;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
  • Conference_Location
    Chennai
  • ISSN
    2159-3469
  • Print_ISBN
    978-1-4577-0803-9
  • Electronic_ISBN
    2159-3469
  • Type

    conf

  • DOI
    10.1109/ISVLSI.2011.37
  • Filename
    5992546