Title :
A digital neuro chip with adaptive segmentation quantizer neuron architecture (ASQA)
Author :
Fukuda, Masaru ; Nakahira, Hiroyuki ; Sakiyama, S. ; Maruyama, Masakatsu ; Kouda, Toshiyuki ; Imagawa, Taro ; Maruno, Susumu
Author_Institution :
Matsushita Electr. Ind. Co. Ltd., Moriguchi, Japan
Abstract :
We discuss a chip which simulates a neural network and automatically generates optimum network structure according to input data. It handles 128 sub neural networks which compose a large scale neural network. By our original architecture, necessary memory size to get the same recognition performance as a conventional chip is reduced to 9%. It classifies up to 16.384 categories and solves large size problems such as Kanji recognition on a single chip. It consists of 250 K transistors on a 6.92 mm×7.08 mm chip by 0.5 μm double metal CMOS technology
Keywords :
CMOS digital integrated circuits; character recognition; neural chips; 0.5 μm double metal CMOS technology; Kanji recognition; adaptive segmentation quantizer neuron architecture; digital neuro chip; memory size; optimum network structure; CMOS integrated circuits; CMOS process; Character recognition; Cognition; Hardware; Large-scale systems; Lips; Neural networks; Neurons; Productivity;
Conference_Titel :
Neural Networks for Signal Processing [1996] VI. Proceedings of the 1996 IEEE Signal Processing Society Workshop
Conference_Location :
Kyoto
Print_ISBN :
0-7803-3550-3
DOI :
10.1109/NNSP.1996.550063