DocumentCode :
2876109
Title :
Asymmetric Multi-Processor Architecture for Reconfigurable System-on-Chip and Operating System Abstractions
Author :
Xie, Xin ; Williams, John ; Bergmann, Neil
Author_Institution :
Univ. of Queensland Brisbane, Brisbane
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
41
Lastpage :
48
Abstract :
We propose an asymmetric multi-processor reconflgurable SoC architecture comprised of a master CPU running embedded Linux and loosely-coupled slave CPUs executing dedicated software processes. The slave processes are mapped into the host OS as ghost processes, and are able to communicate with each other and the master via standard operating system communication abstractions. Custom hardware accelerators can be also added to the slave or master CPUs. We describe an architectural case study of an MP3 decoding application of 12 different single and multi-CPU configurations, with and without custom hardware. Analysis of system performance under master CPU load (computation and IO), and a time-area cost model reveals the counter-intuitive result that multiple CPUs and appropriate software partitioning can lead to more efficient and load-resilient architecture than a single CPU with custom hardware offload capabilities, at a lower design cost.
Keywords :
Linux; multiprocessing systems; system-on-chip; asymmetric multi-processor architecture; embedded Linux; operating system abstractions; reconfigurable system-on-chip; software partitioning; Communication standards; Computer architecture; Costs; Digital audio players; Embedded software; Hardware; Linux; Master-slave; Operating systems; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2007. ICFPT 2007. International Conference on
Conference_Location :
Kitakyushu
Print_ISBN :
978-1-4244-1472-7
Electronic_ISBN :
978-1-4244-1472-7
Type :
conf
DOI :
10.1109/FPT.2007.4439230
Filename :
4439230
Link To Document :
بازگشت