DocumentCode :
2876515
Title :
Embedded Chip Build-Up Using Fine Line Interconnect
Author :
Fillion, Ray ; Woychik, Charles ; Zhang, Tan ; Bitting, Don
Author_Institution :
Gen. Electr., Niskayuna
fYear :
2007
fDate :
May 29 2007-June 1 2007
Firstpage :
49
Lastpage :
53
Abstract :
Advanced packaging technologies are driven by two generally balanced forces: performance advances being made by the semiconductor industry and the product requirements of the leading electronics markets. The semiconductor advancements include shrinking feature sizes and innovative transistor structures that provide ever more functionality per unit area of silicon and faster clock rates. One of the leading electronics markets is the portable electronics market, covering cell phones, digital assistants, portable entertainment and digital cameras. These products are driving smaller and thinner packages, finer featured substrates, multichip packages, such as SiPs (System-in-Packages) and 3-D stacking. They are also driving to mixed analog, digital, and RF circuitry within one package with increasing concerns with interconnect parasitics, EMI shielding and thermal performance. A new family of embedded chip packaging and interconnection approaches are being developed to address the next generation portable electronics circuits. These embedded chip approaches feature embedded actives and passives, micro-vias, thin film polymer dielectrics and fine line build-up interconnections. This paper will look at a number of embedded chip approaches including the GE Embedded Chip Build-Up technology and analyze the electrical, density, reliability and cost advantages of this approach and show examples of its use in chip scale, chip carrier, and SiP applications for portable electronics applications.
Keywords :
cellular radio; integrated circuit design; integrated circuit interconnections; interference suppression; multichip modules; notebook computers; system-in-package; thermal management (packaging); 3-D stacking; EMI shielding; GE embedded chip build-up technology; advanced packaging technologies; cell phones; digital assistants; digital cameras; embedded chip packaging; fine line interconnect; interconnect parasitics; multichip packages; portable electronics market; portable entertainment; semiconductor industry; system-in-packages; thermal performance; Consumer electronics; Dielectric thin films; Electronic packaging thermal management; Electronics industry; Electronics packaging; Industrial electronics; Integrated circuit interconnections; Lead compounds; Polymer films; Semiconductor device packaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
ISSN :
0569-5503
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2007.373775
Filename :
4249861
Link To Document :
بازگشت