Title :
On the design of new low-power CMOS standard ternary logic gates
Author :
Doostaregan, Akbar ; Moaiyeri, Mohammad Hossein ; Navi, Keivan ; Hashemipour, Omid
Author_Institution :
Dept. of Electr. & Comput. Eng., Shahid Beheshti Univ., Tehran, Iran
Abstract :
A novel low-power and high-performance Standard Ternary Inverter (STI) for CMOS technology is proposed in this paper. This inverter could be used as a fundamental block for designing other ternary basic logic gates. This circuit consists of only MOS transistors and capacitors without any area consuming resistors in its structure. Another great advantage of this design in comparison with the other designs, introduced before, is the elimination of the static power dissipation, which is very important in nano scale CMOS and leads to less power consumption. The proposed design has been simulated, using Synopsys HSPICE tool with 90nm CMOS technology. The simulation results demonstrate the superiority of the presented design with respect to other conventional designs in terms of power consumption and performance.
Keywords :
CMOS digital integrated circuits; CMOS logic circuits; MOS capacitors; MOSFET; SPICE; integrated circuit design; logic gates; low-power electronics; nanoelectronics; CMOS technology; MOS capacitors; MOS transistors; Synopsys HSPICE tool; high-performance standard ternary inverter; low-power CMOS standard ternary logic gate; nanoscale CMOS; power consumption; size 90 nm; static power dissipation; CMOS integrated circuits; Capacitors; Inverters; Logic gates; MOSFETs; Power demand; Resistors; Multiple-Valued Logic; STI; low power ternary inverter;
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2010 15th CSI International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4244-6267-4
DOI :
10.1109/CADS.2010.5623544