Title :
Congestion-aware Network-on-Chip router architecture
Author :
Wang, Chifeng ; Hu, Wen-Hsiang ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Irvine, Irvine, CA, USA
Abstract :
This paper proposes a novel congestion-aware Network-on-Chip (NoC) architecture that not only enhances network transmission performance while maintaining a feasible implementation cost, but also improves overall network throughput in various traffic scenarios. This congestion control scheme which consists of dynamic input arbitration and adaptive routing path selection is proposed to balance traffic load distribution so as to alleviate congestion caused by heavy network activities. Simulation results show that throughput is improved dramatically while maintaining superior latency performance for various traffic patterns. Cost evaluation results also show that congestion-aware router requires negligible cost overhead but provides better throughput for both mesh and diagonally-linked mesh NoC platforms.
Keywords :
multiprocessor interconnection networks; network-on-chip; NoC; adaptive routing path selection; congestion aware network-on-chip router architecture; congestion aware router; congestion control; cost evaluation; dynamic input arbitration; network transmission performance; traffic load distribution; Adaptive systems; Computer architecture; Indexes; Routing; System-on-a-chip; Telecommunication traffic; Throughput; Multi-processor System-on-Chip (MPSoC); Network-on-Chip (NoC); congestion-aware; interconnection network;
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2010 15th CSI International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4244-6267-4
DOI :
10.1109/CADS.2010.5623552