Title :
System Level Impact of Stitching Vias and Capacitors for High-Speed Differential Links
Author :
Wang, Min ; Ye, Xiaoning ; Shryock, Russell N. ; Ryu, Woong H.
Author_Institution :
Intel Corp., Santa Clara
fDate :
May 29 2007-June 1 2007
Abstract :
This paper discusses the link-level impact and design guidelines of stitching vias and stitching capacitors for highspeed differential systems. Consistent results were obtained between test board VNA/TDR characterization and 3D full-wave EM modeling. While the number and distance of stitching vias and decaps have little or no impact on differential mode crosstalk and ISI, their impact on common-mode crosstalk and ISI is high. Furthermore, effectiveness of stitching capacitors is relatively low at high frequencies comparing to stitching vias. Link-level time domain analysis was also performed to confirm the impact. Finally, a routing guideline for platform design was recommended for stitching vias and capacitors.
Keywords :
capacitors; crosstalk; electromagnetic waves; network analysers; time-domain analysis; 3D full-wave EM modeling; common-mode crosstalk; differential mode crosstalk; differential time domain reflectometry; high-speed differential link system; link-level impact; link-level time domain analysis; stitching capacitor; stitching vias; test board VNA-TDR characterization; vector network analyzer; Capacitors; Crosstalk; Frequency; Guidelines; Intersymbol interference; Routing; Signal analysis; Signal design; Testing; Time domain analysis;
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2007.373823