DocumentCode :
2878454
Title :
PCI interface implementation using CPLD and FPGA devices
Author :
Finkelstein, Ehud ; Weiss, Shlomo
Author_Institution :
Dept. of Electr. Eng., Tel Aviv Univ., Israel
Volume :
2
fYear :
1998
fDate :
18-20 May 1998
Firstpage :
1284
Abstract :
Designing a PCI target or master interface using a CPLD or an FPGA requires special attention to the architectural details of the chip used. This paper reviews typical CPLD and FPGA architectural features relevant to implementations of PCI interfaces. We show different methods for implementing certain aspects of PCI interfaces using a minimal amount of chip resources, while staying compliant with the PCI standard. We discuss specific characteristics of CPLD devices as well as their limitations. Some techniques to make optimum use of CPLDs in terms of density are also discussed
Keywords :
computer architecture; field programmable gate arrays; peripheral interfaces; CPLD; FPGA; PCI; chip resources; master interface; Clocks; Field programmable gate arrays; Flow graphs; Frequency; Logic devices; Manuals; Optimal control; Pipeline processing; Signal design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference, 1998. MELECON 98., 9th Mediterranean
Conference_Location :
Tel-Aviv
Print_ISBN :
0-7803-3879-0
Type :
conf
DOI :
10.1109/MELCON.1998.699443
Filename :
699443
Link To Document :
بازگشت