DocumentCode :
2878603
Title :
Via First Technology Development Based on High Aspect Ratio Trenches Filled with Doped Polysilicon
Author :
Henry, D. ; Baillin, X. ; Lapras, V. ; Vaudaine, MH ; Quemper, JM ; Sillon, N. ; Dunne, B. ; Hernandez, C. ; Vigier-Blanc, E.
Author_Institution :
CEA-Grenoble, Grenoble
fYear :
2007
fDate :
May 29 2007-June 1 2007
Firstpage :
830
Lastpage :
835
Abstract :
In this paper a new ´via-first´ technology which is compatible with CMOS high temperature steps will be presented. This technology is based on filling high aspect ratio trenches with doped polysilicon and thinning the silicon after active device bonding onto a wafer carrier. The initial morphological requirements are described and different designs of TSV are presented. The complete technology for TSV achievement is described in detail and the morphological characterization results are discussed. Finally, electrical results obtained with different vias geometries are presented and compared to initial calculations.
Keywords :
CMOS integrated circuits; wafer bonding; CMOS high temperature steps; active device bonding; doped polysilicon; morphological characterization; silicon thinning; via first technology development; CMOS technology; Design optimization; Electric resistance; Filling; Microelectronics; Packaging; Silicon; Stacking; Through-silicon vias; Wafer bonding; 3D integration; DRIE; Doped polysilicon filling; Via first; backside technology; electrical resistance; high aspect ratio trenches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
ISSN :
0569-5503
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2007.373894
Filename :
4249980
Link To Document :
بازگشت