Title :
Comprehensive Performance Benchmarking of III-V and Si nMOSFETs (Gate Length = 13 nm) Considering Supply Voltage and OFF-Current
Author :
Raseong Kim ; Avci, Uygar E. ; Young, Ian A.
Author_Institution :
Components Res., Intel Corp., Hillsboro, OR, USA
Abstract :
Comprehensive performance benchmarking results for III-V and Si nanowire nMOSFETs (gate length of 13 nm) are reported based on the atomistic full-band ballistic quantum transport simulation including the effects of parasitic resistance and capacitance. After optimizing the source/drain doping for III-V nMOSFETs (to balance source exhaustion versus tunneling leakage), the current, capacitance, and switching delay (CV/I) metrics are compared across InAs, GaAs, and Si devices with different crystal orientations at various supply voltage (VDD) and OFF-current (IOFF) targets. III-V nMOSFETs are projected to improve over Si (e.g., up to ~50% reduction in gate-loaded CV/I) for low-power operation (low VDD, low IOFF) while they lose advantage in the high-performance (high VDD, high IOFF target) region. We also provide analytical models for the effects of carrier effective mass and physically explain how the performance comparison of III-V versus Si changes with device scaling.
Keywords :
III-V semiconductors; MOSFET; capacitance; elemental semiconductors; gallium arsenide; indium compounds; nanowires; semiconductor device models; semiconductor doping; silicon; GaAs; III-V nMOSFETs; InAs; OFF-current; Si; atomistic full-band ballistic quantum transport simulation; capacitance; gate length; parasitic resistance; silicon nanowire nMOSFETs; size 13 nm; source-drain doping; supply voltage; switching delay; Capacitance; Logic gates; MOSFET; Performance evaluation; Silicon; III-V semiconductor materials; MOSFET; nanoscale devices; nanowires (NWs); semiconductor device modeling; semiconductor device modeling.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2015.2388708