DocumentCode :
2880572
Title :
A high speed low complexity Reed-Solomon decoder for correcting errors and erasures
Author :
Zhang, Jian ; Fan, Guangrong ; Kuang, Jingming ; Wang, Hua
Author_Institution :
Lab. of Modern Commun., Beijing Inst. of Technol., China
Volume :
2
fYear :
2005
fDate :
12-14 Oct. 2005
Firstpage :
1009
Lastpage :
1012
Abstract :
In this paper, a high speed low complexity architecture of Reed-Solomon (RS) code is developed to correct both errors and erasures based on the reformulation inversionless Berlekamp-Massey algorithm. In contrast to the inversionless Berlekamp-Massey architectures [J-H, Jeng et al., 1999], the critical path delay of this decoding algorithm is smaller, and the architecture is extremely regular for VLSI implementation. The proposed decoder has been designed and synthesized for the Xilinx Virtex series FPGAs xcv600-5. The resource consumption is about 60%, and the data processing rates over 340 Mbit/s is realized.
Keywords :
Reed-Solomon codes; VLSI; decoding; error correction codes; field programmable gate arrays; Berlekamp-Massey architectures; VLSI implementation; Xilinx Virtex series FPGAs xcv600-5; decoding algorithm; error correction; high speed low complexity Reed-Solomon decoder; reformulation inversionless Berlekamp-Massey algorithm; Data processing; Decoding; Delay; Electronic mail; Error correction; Error correction codes; Field programmable gate arrays; Hardware; Reed-Solomon codes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technology, 2005. ISCIT 2005. IEEE International Symposium on
Print_ISBN :
0-7803-9538-7
Type :
conf
DOI :
10.1109/ISCIT.2005.1567038
Filename :
1567038
Link To Document :
بازگشت