Title :
Fault tolerant techniques for memory components
Author :
Kubo, Momoji ; Sunlin Chou
Author_Institution :
Hitachi, Ltd., Tokyo, Japan
Abstract :
Both manufacturers and users of memory components now accept the use of redundancy to improve yields. Currently, the most common practice is to replace defective elements by programming fusible links. As memory densities increase and device physics contraints become more severe, fault tolerant techniques are likely to diversify. For example, on-chip error correction has been employed to correct both hard defects and soft errors. The alternative fault tolerant techniques, their merits and limitations, and their impact on the characteristics of future memory components will be discussed.
Keywords :
Circuit testing; Error analysis; Error correction; Fault tolerance; Fuses; Memory management; Production; Random access memory; Read-write memory; Redundancy;
Conference_Titel :
Solid-State Circuits Conference. Digest of Technical Papers. 1985 IEEE International
Conference_Location :
New York, NY, USA
DOI :
10.1109/ISSCC.1985.1156843