DocumentCode :
2883309
Title :
A Partition-Based Voltage Scaling Algorithm Using Dual Supply Voltages for Low Power Designs
Author :
Lee, Hung Hsie ; Tsai, Sung Han ; Chi, Jun Cheng ; Chi, Mely Chen
Author_Institution :
Dept. of Inf. & Comput. Eng., Chung Yuan Christian Univ., Chung Li
fYear :
2006
fDate :
26-28 April 2006
Firstpage :
1
Lastpage :
4
Abstract :
We proposed an effective voltage scaling technique to assign the supply voltage to gates in the circuit of dual power supplies. The algorithm is composed of a greedy voltage assignment phase and an iterative voltage re-assignment refinement phase. It reduces the total power without performance degradation. We apply the algorithm to several test cases. It shows that on average the total power saved is 54.7%. Compared to the GECVS technique (Kulkami, 2004), our algorithm reduces the number of level converters by 23.2% and the power consumption by 5.5%. The experimental result also shows the distribution of slack in the original and the power optimized designs. It shows that majority slacks of the gates are reduced. The algorithm utilizes the slack of gates to scale down the supply voltage of the gates such that the power consumption is reduced
Keywords :
logic gates; logic partitioning; low-power electronics; GECVS technique; dual power supplies; dual supply voltages; greedy voltage assignment phase; iterative voltage re-assignment refinement phase; logic gates; low power designs; partition-based voltage scaling algorithm; Algorithm design and analysis; Circuits; Clustering algorithms; Delay; Dynamic voltage scaling; Energy consumption; Flip-flops; Low voltage; Partitioning algorithms; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2006 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
1-4244-0179-8
Electronic_ISBN :
1-4244-0180-1
Type :
conf
DOI :
10.1109/VDAT.2006.258141
Filename :
4027513
Link To Document :
بازگشت