DocumentCode :
2883448
Title :
Analysis of voltage balancing limits in modular multilevel converters
Author :
Ceballos, Salvador ; Pou, Josep ; Choi, Sanghun ; Saeedifard, Maryam ; Agelidis, Vassilios
Author_Institution :
Energy Unit, Tecnalia Res. & Innovation, Spain
fYear :
2011
fDate :
7-10 Nov. 2011
Firstpage :
4397
Lastpage :
4402
Abstract :
The modular multilevel converter (MMC) is one of the most promising converter topologies for high-voltage applications, especially for high-voltage direct-current (HVDC) transmission systems. One of the most challenging issues associated with the MMC is the capacitor voltage variations, which if not properly controlled, result in large circulating currents flowing through the converter legs. This paper develops a mathematical model to formulate and analyze capacitor voltage variations and the circulating currents within the MMC legs. Based on the developed model, the limits to the capacitor voltage balancing task are derived and graphically presented. A set of simulation results conducted in MATLAB/Simulink environment are presented to verify the accuracy of the mathematical analysis.
Keywords :
HVDC power convertors; HVDC power transmission; mathematical analysis; power capacitors; HVDC transmission systems; Matlab-Simulink environment; capacitor voltage balancing task; capacitor voltage variation analysis; converter legs; converter topology; high-voltage direct-current transmission systems; mathematical analysis model; modular multilevel converters; voltage balancing limit analysis; Accuracy; Analytical models; Capacitors; Equations; Mathematical model; Modulation; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IECON 2011 - 37th Annual Conference on IEEE Industrial Electronics Society
Conference_Location :
Melbourne, VIC
ISSN :
1553-572X
Print_ISBN :
978-1-61284-969-0
Type :
conf
DOI :
10.1109/IECON.2011.6120032
Filename :
6120032
Link To Document :
بازگشت