DocumentCode :
2884309
Title :
30 nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays
Author :
Chau, R. ; Kavalieros, J. ; Roberds, B. ; Schenker, R. ; Lionberger, D. ; Barlage, D. ; Doyle, B. ; Arghavani, R. ; Murthy, A. ; Dewey, G.
Author_Institution :
Dept. of Components Res., Intel Corp., Hillsboro, OR, USA
fYear :
2000
fDate :
10-13 Dec. 2000
Firstpage :
45
Lastpage :
48
Abstract :
Planar CMOS transistors have been fabricated to evaluate the 70 nm technology node using conventional transistor design methodologies. Conventional CMOS transistors with 30 nm physical gate length were fabricated using aggressively scaled junctions, polysilicon gate electrode, gate oxide and Ni silicide. These devices have inversion Cox exceeding 1.9 /spl mu/F/cm2, n-MOS gate delay (CV/I) of 0.94 ps and p-MOS gate delay of 1.7 ps at V/sub cc/=0.85 V. These are the smallest CV/I values ever reported for Si CMOS devices. The transistors also show good short channel control and subthreshold swings. The n-MOS and p-MOS have drive currents equal to 514 /spl mu/A//spl mu/m and 285 /spl mu/A//spl mu/m respectively with I/sub off/ at or below 100 nA//spl mu/m at Vcc=0.85 V. The saturation gm is equal to 1200 mS/mm for n-MOS and 640 mS/mm for p-MOS. These are among the highest gm values ever reported. The junction edge leakage is reasonably low with less than 1 nA//spl mu/m at 1.0 V and 100 C for both n-MOS and p-MOS. These encouraging results suggest that the 70 nm technology node is achievable using conventional planar transistor design and process flow.
Keywords :
MOSFET; delays; 1.0 ps; 1.7 ps; 30 nm; 70 nm; drive current; edge leakage; gate oxide; n-MOS gate delay; nickel silicide; p-MOS gate delay; planar CMOS transistor; polysilicon gate electrode; process flow; saturation transconductance; scaled junction; short channel device; silicon device; subthreshold swing; CMOS logic circuits; CMOS technology; Capacitance; Delay; Electrical resistance measurement; Electrodes; Lifting equipment; Lithography; Silicides; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2000. IEDM '00. Technical Digest. International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-6438-4
Type :
conf
DOI :
10.1109/IEDM.2000.904255
Filename :
904255
Link To Document :
بازگشت