Title :
A new approach to optimal transistor sizing in CMOS digital designs
Author :
Lee, Sang Heon ; Kim, Kyung Ho ; Lee, Young Keun ; Park, Song Bai
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Abstract :
The authors present a new method of transistor sizing, in which the mathematical method is used for sizing of critical paths and the heuristic method is used for desizing of non-critical paths. The distributed RC delay model is used in the delay calculation, and the active transistor area is used in the area calculation. In order to reduce the overall problem dimension, a basic block called an extended stage is introduced which includes a basic stage, parallel transistors and a complementary part. Optimization for multiple critical paths is formulated as a problem of area minimization subject to delay constraints and is solved by the augmented Lagrange multiplier method. The transistor sizes along non-critical paths are decreased successively without affecting the critical path delay times. The proposed scheme was successfully applied to several test circuits
Keywords :
CMOS integrated circuits; circuit CAD; circuit layout CAD; delays; digital integrated circuits; optimisation; CMOS digital designs; active transistor area; area minimization; augmented Lagrange multiplier method; critical path sizing; delay constraints; distributed RC delay model; extended stage; heuristic method; mathematical method; multiple critical path optimization; noncritical path desizing; optimal transistor sizing; CMOS digital integrated circuits; CMOS technology; Circuit simulation; Circuit testing; Constraint optimization; Delay; Digital circuits; Optimization methods; Switches; Transistors;
Conference_Titel :
Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
Conference_Location :
Shenzhen
DOI :
10.1109/CICCAS.1991.184376