Title :
A high resolution predictor/corrector analog-to-digital converter
Author :
Lee, Jae-Sik ; Lee, Kwyro ; Park, Song Bai
Author_Institution :
Central Res. Lab., GoldStar Electron Co. Ltd., Seoul, South Korea
Abstract :
A new high resolution A/D converter architecture based on digital prediction and analog correction is proposed. Current input is estimated digitally using past history and converted to analog using low resolution DAC. The error signal between the input and predicted signal voltages is converted to digital using flash sub-ADC with smaller resolution. The correct digital signal is then obtained by adding the error to the predicted digital signal. The functionality of the architecture has been confirmed by a bread board circuit using commercially available ADC and DAC and a logic circuit designed using EPLD. This new architecture is suitable for high resolution ADC at medium speed. The specific example of 10 bit ADC with a 6 bit subconverter using third order polynomial extrapolation works successfully at 15 times Nyquist rate, compared to the theoretical rate of 10 times
Keywords :
analogue-digital conversion; EPLD; analog correction; bread board circuit; digital prediction; digital signal; high resolution A/D converter architecture; low resolution DAC; predictor/corrector analog-to-digital converter; third order polynomial extrapolation; Analog circuits; Analog-digital conversion; Digital circuits; Electrons; Extrapolation; History; Laboratories; Polynomials; Signal processing; Signal resolution;
Conference_Titel :
Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
Conference_Location :
Shenzhen
DOI :
10.1109/CICCAS.1991.184416