DocumentCode :
2886607
Title :
Reconfigurable systolic architectures for hashing
Author :
Panneerselvam, G. ; Jullien, G.A. ; Bandyopadhyay, S. ; Miller, W.C.
Author_Institution :
VLSI Res. Group, Windsor Univ., Ont., Canada
fYear :
1990
fDate :
7-9 Mar 1990
Firstpage :
543
Abstract :
The authors develop a novel technique in which concepts of both bucketing and open addressing schemes are modified in such a manner that they can be suitable for VLSI/WSI implementation, namely, dynamically reconfigurable hash tables. In this method, finite storage is allocated for each bucket. Instead of searching the entire table or a part of the table for an empty storage place, the overflowing synonyms are inserted into the successor´s bucket (next to the home bucket). If the successor´s bucket overflows, the same technique is repeated until the table is stable. The host bucket takes care of all the relative operations for its guest items. As soon as an empty place arises in the original bucket, the host bucket returns the guest element to the original bucket: in essence, dynamically variable capacity buckets have been created. These buckets are designed using systolic arrays
Keywords :
file organisation; parallel architectures; VLSI; WSI; bucketing; dynamically reconfigurable hash tables; hashing; open addressing schemes; reconfigurable systolic architectures; Associative memory; Computer architecture; Data structures; Delay; Information retrieval; Parallel processing; Pipeline processing; Probes; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Databases, Parallel Architectures and Their Applications,. PARBASE-90, International Conference on
Conference_Location :
Miami Beach, FL
Print_ISBN :
0-8186-2035-8
Type :
conf
DOI :
10.1109/PARBSE.1990.77209
Filename :
77209
Link To Document :
بازگشت