DocumentCode
2886799
Title
A New Combined Methodology for Write-Margin Extraction of Advanced SRAM
Author
Gierczynski, Nicolas ; Borot, Bertrand ; Planes, Nicolas ; Brut, Hugues
Author_Institution
NXP Semicond., Crolles
fYear
2007
fDate
19-22 March 2007
Firstpage
97
Lastpage
100
Abstract
As SRAM integration scheme becomes more and more aggressive in term of development time, supply voltage and geometric dimension, parameter extraction techniques need to be continuously upgraded to ensure the best support for technology development. An innovative approach for write-margin extraction has recently been published at the ISSCC´2006 conference. This approach makes use of test structure giving access to internal node. Here, this approach is evaluated through our 65 nm process and it is shown that the layout and probing of the innovative test structure induces a write delay. As a consequence an adaptation of this innovative methodology is proposed. The new combined solution gives promising results, in terms of accuracy and spread, to better follow the process development of advanced SRAM.
Keywords
SRAM chips; SRAM integration scheme; electrical characterization; innovative test structure; internal node access; parameter extraction technique; size 65 nm; write delay; write-margin extraction; Data mining; Delay; MOS devices; Microelectronics; Parameter extraction; Random access memory; Semiconductor device noise; Semiconductor device testing; Threshold voltage; Writing; Electrical Characterization; Methodology; SRAM; Write-Margin;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronic Test Structures, 2007. ICMTS '07. IEEE International Conference on
Conference_Location
Tokyo
Print_ISBN
1-4244-0781-8
Electronic_ISBN
1-4244-0781-8
Type
conf
DOI
10.1109/ICMTS.2007.374463
Filename
4252413
Link To Document