DocumentCode :
2887506
Title :
Phase shift lithography in the manufacture of sub-120 nm low-voltage DSP circuits
Author :
Kizilyalli, I.C. ; Watson, G.P. ; Kohler, R.A. ; Nalamasu, O. ; Harriott, L.R.
Author_Institution :
Lucent Technol. Bell Labs., Murray Hill, NJ, USA
fYear :
2000
fDate :
10-13 Dec. 2000
Firstpage :
829
Lastpage :
832
Abstract :
In this paper the successful integration of alternating aperture phase-shift lithography methodology into a 0.12 /spl mu/m random-logic CMOS process flow is discussed. This methodology enabled the fabrication of a digital signal processor (DSP) operating at 100 MHz with a 1.0 V supply voltage with a measured stand-by current of less than 100 /spl mu/A and a dynamic power dissipation of 0.23 mW/MHz. The phase-shifted DSP chip clocks above 170 MHz at 1.5 V, a threefold improvement over the 0.24 /spl mu/m device, demonstrating an improvement approximately proportional to 1/L/sup 2/. A commercially available software tool was used to generate the phase-shift mask patterns to reach this milestone DSP performance. Two million transistors in this DSP integrated circuit with critical dimensions (CD) of 0.24 /spl mu/m are phase shifted down to gate lengths below 0.12 /spl mu/m. The CMOS process flow is optimized to achieve a low power-delay product and transistor implants are designed for conventionally designed circuits to be operational at low voltages. The technology features symmetric NMOS/PMOS threshold-voltage, nitrogen incorporated gate oxides, and a novel WSi/WSiN-polycide gate electrode stack to prevent Boron lateral diffusion.
Keywords :
CMOS digital integrated circuits; digital signal processing chips; low-power electronics; phase shifting masks; photolithography; 1.0 V; 1.5 V; 100 MHz; 100 muA; 120 nm; 170 MHz; alternating aperture phase shift lithography; critical dimension; digital signal processor; dynamic power dissipation; low-voltage circuit; manufacture; phase shift mask; power-delay product; random logic CMOS process flow; stand-by current; transistor implant; Apertures; CMOS process; Current measurement; Digital signal processing chips; Digital signal processors; Fabrication; Lithography; Manufacturing; Power measurement; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2000. IEDM '00. Technical Digest. International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-6438-4
Type :
conf
DOI :
10.1109/IEDM.2000.904445
Filename :
904445
Link To Document :
بازگشت