DocumentCode :
2887751
Title :
Investigation of determinant factors of minimum operating voltage of logic gates in 65-nm CMOS
Author :
Yasufuku, Tadashi ; Iida, Satoshi ; Fuketa, Hiroshi ; Hirairi, Koji ; Nomura, Masahiro ; Takamiya, Makoto ; Sakurai, Takayasu
Author_Institution :
Inst. of Ind. Sci., Univ. of Tokyo, Tokyo, Japan
fYear :
2011
fDate :
1-3 Aug. 2011
Firstpage :
21
Lastpage :
26
Abstract :
Determinant factors of the minimum operating voltage (VDDmin) of CMOS logic gates are investigated by measurements of logic-gate chains in 65nm CMOS. VDDmin consists of a systematic component (VDDmin(SYS)) and a random variation component (VDDmin(RAND)). VDDmin(SYS) is minimized, when the logic threshold voltage of logic gates equals to half supply voltage (VDD). The tuning of the logic threshold voltage of each logic gate is achieved by the sizing of the gate width of nMOS/pMOS. VDDmin(RAND) is minimized by reducing the random threshold variation achieved by increasing the gate width or the forward body biasing. In addition, the temperature dependence of VDDmin is measured for the first time. The temperature for the worst corner analysis for VDDmin should be changed depending on the number of gate counts of logic circuits.
Keywords :
CMOS logic circuits; MOS integrated circuits; logic gates; CMOS logic gates; forward body biasing; logic circuits; logic threshold voltage; logic-gate chain measurements; nMOS-pMOS; size 65 nm; Inverters; Logic circuits; Logic gates; MOS devices; Temperature dependence; Temperature measurement; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
ISSN :
Pending
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISLPED.2011.5993598
Filename :
5993598
Link To Document :
بازگشت