Title :
Analysis and mitigation of NBTI-induced performance degradation for power-gated circuits
Author :
Wu, Kai-Chiang ; Marculescu, Diana ; Lee, Ming-Chao ; Chang, Shih-Chieh
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
Device aging, which causes significant loss on circuit performance and lifetime, has been a main factor in reliability degradation of nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional downscaling of supply voltage, necessitate an aging-aware analysis and optimization flow in the early design stages. Since PMOS sleep transistors in power-gated circuits suffer from static NBTI during active mode and age very rapidly, the aging of power-gated circuits should be explicitly addressed. In this paper, for power-gated circuits, we present a novel methodology for analyzing and mitigating NBTI-induced performance degradation. Aging effects on both logic networks and sleep transistors are jointly considered for accurate analysis. By introducing 25% redundant sleep transistors with reverse body bias applied, the proposed methodology can significantly mitigate the long-term performance degradation and thus extend the circuit lifetime by 3X.
Keywords :
MOSFET; ageing; semiconductor device reliability; NBTI-induced performance degradation mitigation; PMOS sleep transistors; aging effects; logic networks; power-gated circuits; Aging; Degradation; Integrated circuit modeling; Logic gates; Mathematical model; Switching circuits; Transistors; Aging; Leakage; NBTI; Power gating; Reverse body bias;
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
DOI :
10.1109/ISLPED.2011.5993626