DocumentCode :
2888404
Title :
Simulated annealing-based channel routing on hypercube computers
Author :
Mall, R. ; Patnaik, L.M. ; Raman, Srilata
Author_Institution :
Indian Inst. of Sci., Bangalore, India
fYear :
1991
fDate :
4-8 Jan 1991
Firstpage :
75
Lastpage :
81
Abstract :
Many times, routing of signal nets in the layout design of VLSI circuits turns out to be a bottleneck in designing complex chips, due to the inherent compute-intensive nature of this task. Parallel processing of the routing problem holds promise for mitigating this situation. The authors present a parallel channel routing algorithm that is targetted to run on loosely coupled computers like hypercubes. The proposed parallel algorithm employs simulated annealing technique for achieving near-optimum solutions. For efficient execution, attempts have been made to reduce the communication overheads by restricting broadcast of updates only to cases of interprocessor net transfers. Performance evaluation studies on the algorithm show promising results
Keywords :
VLSI; circuit layout CAD; hypercube networks; parallel algorithms; simulated annealing; VLSI circuits; communication overheads; compute-intensive nature; hypercube computers; hypercubes; interprocessor net transfers; layout design; near-optimum solutions; parallel channel routing algorithm; signal nets; simulated annealing technique; Circuit simulation; Computational modeling; Computer simulation; Coupling circuits; Hypercubes; Parallel processing; Routing; Signal design; Simulated annealing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1991. Proceedings., Fourth CSI/IEEE International Symposium on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-2125-7
Type :
conf
DOI :
10.1109/ISVD.1991.185096
Filename :
185096
Link To Document :
بازگشت