Title :
8T Single-ended sub-threshold SRAM with cross-point data-aware write operation
Author :
Chiu, Yi-Wei ; Lin, Jihi-Yu ; Tu, Ming-Hsien ; Jou, Shyh-Jye ; Chuang, Ching-Te
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper presents a new 8T SRAM cell with data-aware cross-point Write operation and series connected Read buffer for low power and low voltage operation. The cell features a shared footer device to control the VGND for cell pass-gate (Write) transistors and the Read buffer. The row-based VGND control and the column-based data-aware Write Word-Line form a cross-point Write structure, thus eliminating Write Half-Select Disturb to facilitate bit-interleaving architecture. Replica based timing tracking circuit is used to control the pulse width of Word-Line Enable (WLE) signal to overcome the large timing variation at low voltage and to reduce the Word-Line active power consumption. A 4Kbit SRAM test chip implemented in 90nm HVT CMOS technology operates at 120MHz at 0.6V and 6MHz at 0.38V with measured power consumption of 2.99uW at 6MHz, 0.38V.
Keywords :
CMOS memory circuits; SRAM chips; 8T SRAM cell; 8T single-ended subthreshold SRAM; HVT CMOS technology; SRAM test chip; WLE signal; bit-interleaving architecture; cell pass-gate transistors; column-based data-aware write word-line; cross-point data-aware write operation; frequency 120 MHz; frequency 6 MHz; power 2.99 muW; row-based VGND control; size 90 nm; voltage 0.38 V; voltage 0.6 V; word-line enable signal; write half-select disturb; Computer architecture; Power demand; Power dissipation; Random access memory; Semiconductor device measurement; Timing; Transistors; Data-Aware Write Operation; SRAM; Static Random Access Memory;
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
DOI :
10.1109/ISLPED.2011.5993631