DocumentCode :
2888509
Title :
Design for testability and test generation with two clocks
Author :
Agrawal, Vishwani D. ; Seth, Sharad C. ; Deogun, Jitender S.
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1991
fDate :
4-8 Jan 1991
Firstpage :
112
Lastpage :
117
Abstract :
Proposes a novel design for testability method that enhances the controllability of storage elements by use of additional clock lines. The scheme is applicable to synchronous circuits but is otherwise transparent to the designer. The associated area and speed penalties are minimal compared to scan based methods. However, a sequential ATPG system is necessary for test generation. The basic idea is to use independent clock lines to control disjoint groups of flip-flops. No cyclic path is permitted among the flip-flops of the same group. During testing, a selected group can be made to hold its state by disabling its clock lines. In the normal mode, all clock lines carry the same system clock signal. With the appropriate partitioning of flip-flops, the length of the vector sequence produced by the test generator for a fault is drastically reduced. An n-stage binary counter is used for experimental verification of reduction in test length by the proposed technique
Keywords :
automatic testing; clocks; flip-flops; logic testing; area; clocks; controllability; design for testability; flip-flops; n-stage binary counter; partitioning; sequential ATPG system; speed penalties; storage elements; synchronous circuits; system clock signal; test generation; test length; vector sequence; Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Controllability; Counting circuits; Design for testability; Flip-flops; Sequential analysis; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1991. Proceedings., Fourth CSI/IEEE International Symposium on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-2125-7
Type :
conf
DOI :
10.1109/ISVD.1991.185102
Filename :
185102
Link To Document :
بازگشت