DocumentCode :
2888538
Title :
A comparator-based cyclic analog-to-digital converter with boosted preset voltage
Author :
Woo, Jong-Kwan ; Kim, Tae-Hoon ; Lee, Hyongmin ; Kim, Sunkwon ; Lee, Hyunjoong ; Kim, Suhwan
Author_Institution :
Electr. Eng., Seoul Nat. Univ., Seoul, South Korea
fYear :
2011
fDate :
1-3 Aug. 2011
Firstpage :
199
Lastpage :
204
Abstract :
In this paper, we describe a cyclic ADC to adopt the comparator-based switched-capacitor (CBSC) technique, for the first time, so as to compensate for the technology scaling and reduce power consumption by eliminating the need for high gain opamps. A boosted preset voltage is also introduced to improve the conversion rate without consuming more power. The ADC operates at 2.5MS/s, and near the Nyquist-rate, a prototype has a signal-to-noise and distortion ratio (SNDR) of 55.99 dB and a spurious-free dynamic-range (SFDR) of 66.85 dB. The chip was fabricated in 0.18μm CMOS and it has an active area of 0.146mm2 and consumes 0.74mW from a 1.8V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; switched capacitor networks; ADC; CBSC technique; CMOS process; SFDR; SNDR; comparator-based cyclic analog-to-digital converter; comparator-based switched-capacitor technique; power 0.74 mW; power consumption reduction; size 0.18 mum; spurious-free dynamic-range; voltage 1.8 V; Charge transfer; Equations; Gain; Switched capacitor circuits; Switches; Switching circuits; Voltage measurement; boosted preset voltage; comparator-based switched-capacitor circuit (CBSC); cyclic ADC; switched-capacitor circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
ISSN :
Pending
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISLPED.2011.5993636
Filename :
5993636
Link To Document :
بازگشت