DocumentCode :
2888636
Title :
New power-aware placement for region-based FPGA architecture combined with dynamic power gating by PCHM
Author :
Li, Ce ; Dong, Yiping ; Watanabe, Takahiro
Author_Institution :
Grad. Sch. of Inf., Waseda Univ., Fukuoka, Japan
fYear :
2011
fDate :
1-3 Aug. 2011
Firstpage :
223
Lastpage :
228
Abstract :
The power consumption of FPGA is larger than that of ASIC to perform the same function in the same scaling. In this paper, we propose a Power Control Hard Macro (PCHM) based coarse-grained power gating FPGA architecture to dynamically reduce the power consumption. The algorithm of the placement based on sleep region is presented. After enhancing the CAD framework, a detailed study is given under different region size supported by the new FPGA architecture. As a result, the proposed architecture and the placement algorithm can reduce 51% power consumption on average compared with normal architecture.
Keywords :
field programmable gate arrays; low-power electronics; power aware computing; power control; technology CAD (electronics); CAD framework; PCHM; dynamic power gating; power aware placement; power consumption; power control hard macro based coarse-grained power gating; region-based FPGA architecture; Benchmark testing; Clamps; Clocks; Field programmable gate arrays; Logic gates; Power demand; Strontium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
ISSN :
Pending
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISLPED.2011.5993640
Filename :
5993640
Link To Document :
بازگشت