Title :
Layout-area models for high-level synthesis
Author :
Wu, A.C.-H. ; Chaiyakul, V. ; Gajski, D.D.
Author_Institution :
Dept. of Inf. & Comput. Sci., California Univ., Irvine, CA, USA
Abstract :
The authors propose a novel layout area model for quality measures in high-level synthesis. The model is proposed for two commonly used datapath and control layout architectures. Except for macrocells (PLAs), the proposed models formulate layout area as a function of transistors and routing tracks which can be computed in O(n log n) time complexity, where n is the number of nets in the netlist. This allows one to explore design space in high-level synthesis rapidly and efficiently. The authors have tested their layout models on the widely used elliptic-filter benchmark. The results show that these models can more accurately predict layout areas than models based on the number and size of registers and multiplexers.<>
Keywords :
circuit layout CAD; computational complexity; control layout architectures; datapath architectures; design space; elliptic-filter benchmark; high-level synthesis; layout area model; netlist; quality measures; routing tracks; time complexity; transistors; Area measurement; Benchmark testing; Computer architecture; High level synthesis; Macrocell networks; Multiplexing; Predictive models; Programmable logic arrays; Routing; Space exploration;
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
DOI :
10.1109/ICCAD.1991.185184