Title :
Soft Error Mitigation in Switch Modules of SRAM-based FPGAs
Author :
Zarandi, Hamid R. ; Miremadi, Seyed G. ; Pradhan, Dhiraj K. ; Mathew, Jimson
Author_Institution :
Dept. of Comput. Eng., Sharif Univ. of Technol.
Abstract :
In this paper, we propose two techniques to mitigate soft error effects on the switch modules of SRAM-based FPGAs: 1) The first technique tolerates SEU-caused open errors based on a new programming method for SRAM-bits of switch modules, and 2) The second technique mitigates SEU-cause short errors in the switch modules based on a mixed programmable and hard-wired switch module structure in the FPGAs. The effects of these two techniques on the delay, area and power consumption for 20 MCNC benchmark circuits are achieved using a minor modification in VPR and T-VPack FPGA CAD tools. The experimental results show that the first technique increase reliability of connections of switch module up to 30% while the second technique decreases the susceptibility of switch modules to SEUs about 50% compared to the traditional ones
Keywords :
SRAM chips; field programmable gate arrays; logic CAD; FPGA CAD tools; SRAM-based FPGA; field programmable gate arrays; hard-wired switch module structure; soft error mitigation; Circuits; Computer errors; Energy consumption; Fault tolerance; Field programmable gate arrays; Hardware; Redundancy; Single event transient; Single event upset; Switches;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378241