DocumentCode :
2890404
Title :
Automatic detection of MOS synchronizers for timing verification
Author :
Grodstein, J. ; Rethman, N. ; Razdan, R. ; Bischoff, G.
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
fYear :
1991
fDate :
11-14 Nov. 1991
Firstpage :
304
Lastpage :
307
Abstract :
Static timing verifiers need to know at which points data are synchronized with clocks in a circuit. Typically, this happens at latches and in clock qualification gates. However, in a general, full-custom VLSI methodology, the ´latch-equivalents´ are far more varied and difficult to detect reliably. The authors define these synchronization points, and present provably robust algorithms to locate them in a very general class of MOS networks, including arbitrary pass gates. The algorithms have been applied to a variety of full-custom CPUs of up to 500 K devices, and have been found to work extremely reliably and quite fast.<>
Keywords :
VLSI; application specific integrated circuits; circuit analysis computing; music; synchronisation; MOS synchronizers; channel connected region; circuit-level synchronizer; full-custom CPUs; full-custom VLSI; latch-equivalents; synchronization points; timing verification; Circuit faults; Clocks; Latches; MOS devices; Robustness; Synchronization; Timing; Tuned circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
Type :
conf
DOI :
10.1109/ICCAD.1991.185260
Filename :
185260
Link To Document :
بازگشت