DocumentCode :
2890587
Title :
Extraction of gate level models from transistor circuits by four-valued symbolic analysis
Author :
Bryant, R.E.
Author_Institution :
Fujitsu Laboratories Ltd., Kawasaki, Japan
fYear :
1991
fDate :
11-14 Nov. 1991
Firstpage :
350
Lastpage :
353
Abstract :
The program TRANALYZE generates a gate-level representation of an MOS transistor circuit. The results model contains only four-valued unit and zero delay logic primitives, suitable for evaluation by conventional gate-level simulators and hardware simulation accelerators. TRANALYZE has the same generality and accuracy as switch-level simulation, generating models for a wide range of technologies and design styles, while expressing the detailed effects of bidirectional transistors, stored charge, and multiple signal strengths. It produces models with size comparable to ones generated by hand.<>
Keywords :
MOS integrated circuits; circuit layout CAD; integrated logic circuits; logic CAD; many-valued logics; MOS transistor circuit; TRANALYZE; bidirectional transistors; four-valued symbolic analysis; gate level models extraction; gate-level representation; gate-level simulators; hardware simulation accelerators; multiple signal strengths; stored charge; switch-level simulation; transistor circuits; zero delay logic primitives; Boolean functions; CMOS logic circuits; Circuit simulation; Computational modeling; Hardware; Laboratories; Logic gates; Merging; Semiconductor device modeling; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
Type :
conf
DOI :
10.1109/ICCAD.1991.185273
Filename :
185273
Link To Document :
بازگشت