Title :
Variability-aware task mapping strategies for many-cores processor chips
Author :
Chaix, Fabien ; Bizot, Gilles ; Nicolaidis, Michael ; Zergainoh, Nacer-Eddine
Author_Institution :
Tech. of Inf. & Microelectron. for Integrated Syst. Archit., Grenoble Univ., Grenoble, France
Abstract :
The advent of the Deep Submicron technology opens the way to many-cores processor chips. However, the variability and reliability of these processes poses new challenges. In particular, the mapping of applications will require specific strategies to leverage the plenty and diversity of the computation cores. In this work, a high-level study of the variability impact on Thousands-core processors is proposed for future technologies, based on the state-of-art VARIUS model. While many crucial details are yet unknown for these technologies, we suggest several scenarios, based on the existing literature. The obtained results are particularily suitable for Embedded Streaming applications, which both require high performance and low energy consumption. In this regard, generic task mapping strategies are proposed to improve the energy efficiency of the applications, and compared for a synthetic application. The Nearest node strategy is used as a baseline, and minimizes the communication overhead. Then, a novel energy criterion is introduced to balance the computation and communication energy consumption. While increasing the communication energy, this strategy reduces the overall consumption by up to 20%. Finally, a mapping strategy based on variability regions improves slightly the energy efficiency of the application in the presence of systematic variations.
Keywords :
energy consumption; microprocessor chips; VARIUS model; communication energy consumption; computation cores; computation energy consumption; deep submicron technology; embedded streaming applications; energy criterion; generic task mapping strategies; low energy consumption; many-cores processor chips; mapping strategy; nearest node strategy; variability-aware task mapping strategies; Computational modeling; Context; Correlation; Energy consumption; Systematics; Testing; Transistors; Multi-Core Chip; Task mapping; Variability;
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2011 IEEE 17th International
Conference_Location :
Athens
Print_ISBN :
978-1-4577-1053-7
DOI :
10.1109/IOLTS.2011.5993811